### nRF52810 Rev 2

Errata v1.0



### **Contents**

| 1 | nRF52810 Rev 2 Errata                                                                             | 3   |
|---|---------------------------------------------------------------------------------------------------|-----|
| 2 | Change log.                                                                                       | 4   |
| 3 | New and inherited anomalies.                                                                      | 5   |
|   | 3.1 [15] POWER: RAM[x].POWERSET/CLR read as zero                                                  | 5   |
|   | 3.2 [20] RTC: Register values are invalid                                                         |     |
|   | 3.3 [31] CLOCK: Calibration values are not correctly loaded from FICR at reset                    | 6   |
|   | 3.4 [36] CLOCK: Some registers are not reset when expected                                        | 7   |
|   | 3.5 [66] TEMP: Linearity specification not met with default settings                              | 8   |
|   | 3.6 [68] CLOCK: EVENTS_HFCLKSTARTED can be generated before HFCLK is stable                       | . 8 |
|   | 3.7 [77] CLOCK: RC oscillator is not calibrated when first started                                | . 9 |
|   | 3.8 [81] GPIO: PIN_CNF is not retained when in debug interface mode                               | 9   |
|   | 3.9 [83] TWIS: STOPPED event occurs twice if the STOP task is triggered during a transaction      | 10  |
|   | 3.10 [88] WDT: Increased current consumption when configured to pause in System ON idle           | 10  |
|   | 3.11 [136] System: Bits in RESETREAS are set when they should not be                              | 11  |
|   | 3.12 [155] GPIOTE: IN event may occur more than once on input edge                                | 11  |
|   | 3.13 [156] GPIOTE: Some CLR tasks give unintentional behavior                                     | 12  |
|   | 3.14 [173] GPIO: Writes to LATCH register take several CPU cycles to take effect                  | 13  |
|   | 3.15 [176] System: Flash erase through CTRL-AP fails due to watchdog time-out                     | 14  |
|   | 3.16 [179] RTC: COMPARE event is generated twice from a single RTC compare match                  | 14  |
|   | 3.17 [183] PWM: False SEQEND[0] and SEQEND[1] events                                              | 15  |
|   | 3.18 [184] NVMC: Erase or write operations from the external debugger fail when CPU is not halted |     |
|   |                                                                                                   | 15  |
|   | 3.19 [204] RADIO: Switching beween TX and RX causes unwanted emissions                            | 16  |
|   | 3.20 [210] GPIO: Bits in GPIO LATCH register are incorrectly set to 1                             | 16  |
| 1 | Fixed anomalies                                                                                   | 17  |



4430\_242 v1.0 ii

### 1 nRF52810 Rev 2 Errata

This Errata document contains anomalies for the nRF52810 chip, revision Rev 2 (QFAA-Dx0, QCAA-Dx0, CAAA-Dx0).

The document indicates which anomalies are fixed, inherited, or new compared to revision Rev 1 nRF52810.



### 2 Change log

See the following list for an overview of changes from previous versions of this document.

| Version                | Date       | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| nRF52810 Rev 2<br>v1.0 | 31.01.2019 | <ul> <li>Added: No. 15. "RAM[x].POWERSET/CLR read as zero"</li> <li>Added: No. 20. "Register values are invalid"</li> <li>Added: No. 31. "Calibration values are not correctly loaded from FICR at reset"</li> <li>Added: No. 36. "Some registers are not reset when expected"</li> <li>Added: No. 66. "Linearity specification not met with default settings"</li> <li>Added: No. 68. "EVENTS_HFCLKSTARTED can be generated before HFCLK is stable"</li> <li>Added: No. 77. "RC oscillator is not calibrated when first started"</li> <li>Added: No. 81. "PIN_CNF is not retained when in debug interface mode"</li> <li>Added: No. 83. "STOPPED event occurs twice if the STOP task is triggered during a transaction"</li> <li>Added: No. 88. "Increased current consumption when configured to pause in System ON idle"</li> <li>Added: No. 136. "Bits in RESETREAS are set when they should not be"</li> <li>Added: No. 155. "IN event may occur more than once on input edge"</li> <li>Added: No. 156. "Some CLR tasks give unintentional behavior"</li> <li>Added: No. 173. "Writes to LATCH register take several CPU cycles to take effect"</li> <li>Added: No. 179. "COMPARE event is generated twice from a single RTC compare match"</li> <li>Added: No. 183. "False SEQEND[0] and SEQEND[1] events"</li> <li>Added: No. 184. "Erase or write operations from the external debugger fail when CPU is not halted"</li> <li>Added: No. 204. "Switching beween TX and RX causes unwanted emissions"</li> <li>Added: No. 210. "Bits in GPIO LATCH register are incorrectly set to 1"</li> </ul> |



### 3

### New and inherited anomalies

The following anomalies are present in revision Rev 2 of the nRF52810 chip.

| ID  | Module | Description                                                                      | Inherited<br>from Rev 1<br>nRF52810 |
|-----|--------|----------------------------------------------------------------------------------|-------------------------------------|
| 15  | POWER  | RAM[x].POWERSET/CLR read as zero                                                 | Х                                   |
| 20  | RTC    | Register values are invalid                                                      | X                                   |
| 31  | CLOCK  | Calibration values are not correctly loaded from FICR at reset                   | Х                                   |
| 36  | CLOCK  | Some registers are not reset when expected                                       | X                                   |
| 66  | TEMP   | Linearity specification not met with default settings                            | X                                   |
| 68  | CLOCK  | EVENTS_HFCLKSTARTED can be generated before HFCLK is stable                      | X                                   |
| 77  | CLOCK  | RC oscillator is not calibrated when first started                               | X                                   |
| 81  | GPIO   | PIN_CNF is not retained when in debug interface mode                             | X                                   |
| 83  | TWIS   | STOPPED event occurs twice if the STOP task is triggered during a transaction    | X                                   |
| 88  | WDT    | Increased current consumption when configured to pause in System ON idle         | X                                   |
| 136 | System | Bits in RESETREAS are set when they should not be                                | X                                   |
| 155 | GPIOTE | IN event may occur more than once on input edge                                  | X                                   |
| 156 | GPIOTE | Some CLR tasks give unintentional behavior                                       | Х                                   |
| 173 | GPIO   | Writes to LATCH register take several CPU cycles to take effect                  | X                                   |
| 176 | System | Flash erase through CTRL-AP fails due to watchdog time-out                       | X                                   |
| 179 | RTC    | COMPARE event is generated twice from a single RTC compare match                 | X                                   |
| 183 | PWM    | False SEQEND[0] and SEQEND[1] events                                             | X                                   |
| 184 | NVMC   | Erase or write operations from the external debugger fail when CPU is not halted | X                                   |
| 204 | RADIO  | Switching beween TX and RX causes unwanted emissions                             | X                                   |
| 210 | GPIO   | Bits in GPIO LATCH register are incorrectly set to 1                             | X                                   |

Table 1: New and inherited anomalies

### 3.1 [15] POWER: RAM[x].POWERSET/CLR read as zero

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.



RAM[x].POWERSET and RAM[x].POWERCLR read as zero, even though the RAM is on.

#### **Conditions**

Always.

#### Consequences

Not possible to read the RAM state using RAM[x].POWERSET and RAM[x].POWERCLR registers. Write works as it should.

#### Workaround

Use RAM[x].POWER to read the state of the RAM.

### 3.2 [20] RTC: Register values are invalid

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

RTC registers will not contain the correct/expected value if read.

#### **Conditions**

The RTC has been idle.

#### Consequences

RTC configuration cannot be determined by reading RTC registers.

#### Workaround

Execute the below code before you use RTC.

```
NRF_CLOCK->EVENTS_LFCLKSTARTED = 0;
NRF_CLOCK->TASKS_LFCLKSTART = 1;
while (NRF_CLOCK->EVENTS_LFCLKSTARTED == 0) {}
NRF_RTCO->TASKS_STOP = 0;
```

### 3.3 [31] CLOCK: Calibration values are not correctly loaded from FICR at reset

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.



RCOSC32KICALLENGTH is initialized with the wrong FICR value.

#### **Conditions**

Always.

#### Consequences

RCOSC32KICALLENGTH default value is wrong.

#### Workaround

Execute the following code after reset:

```
*(volatile uint32_t *)0x4000053C = ((*(volatile uint32_t *)0x10000244) & 0x0000E000) >> 13;
```

This code is already present in the latest system\_nrf52.c file.

## 3.4 [36] CLOCK: Some registers are not reset when expected

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### Symptoms

After watchdog timeout reset, CPU lockup reset, soft reset, or pin reset, the following CLOCK peripheral registers are not reset:

- CLOCK->EVENTS\_DONE
- CLOCK->EVENTS\_CTTO
- CLOCK->CTIV

#### **Conditions**

After watchdog timeout reset, CPU Lockup reset, soft reset, and pin reset.

#### Consequences

Register reset values might be incorrect. It may cause undesired interrupts in case of enabling interrupts without clearing the DONE or CTTO events.

#### Workaround

Clear affected registers after reset. This workaround has already been added into system\_nrf52.c file. This workaround has already been added into system\_nrf52840.c file present in MDK 8.11.0 or later.



### 3.5 [66] TEMP: Linearity specification not met with default settings

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

TEMP module provides non-linear temperature readings over the specified temperature range.

#### **Conditions**

Always.

#### Consequences

TEMP module returns out of spec temperature readings.

#### Workaround

Execute the following code after reset:

```
NRF TEMP->A0 = NRF_FICR->TEMP.A0;
NRF_TEMP->A1 = NRF_FICR->TEMP.A1;
NRF TEMP->A2 = NRF FICR->TEMP.A2;
NRF TEMP->A3 = NRF FICR->TEMP.A3;
NRF TEMP->A4 = NRF FICR->TEMP.A4;
NRF TEMP->A5 = NRF FICR->TEMP.A5;
NRF TEMP->B0 = NRF FICR->TEMP.B0;
NRF TEMP->B1 = NRF FICR->TEMP.B1;
NRF TEMP->B2 = NRF FICR->TEMP.B2;
NRF TEMP->B3 = NRF FICR->TEMP.B3;
NRF TEMP->B4 = NRF FICR->TEMP.B4;
NRF_TEMP->B5 = NRF_FICR->TEMP.B5;
NRF TEMP->TO = NRF FICR->TEMP.TO;
NRF TEMP->T1 = NRF FICR->TEMP.T1;
NRF_TEMP->T2 = NRF_FICR->TEMP.T2;
NRF TEMP->T3 = NRF FICR->TEMP.T3;
NRF TEMP->T4 = NRF FICR->TEMP.T4;
```

This code is already present in the latest system\_nrf52.c file and in the system\_nrf52840.c file released in MDK 8.12.0.

# 3.6 [68] CLOCK: EVENTS\_HFCLKSTARTED can be generated before HFCLK is stable

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.



EVENTS\_HFCLKSTARTED may come before HFXO is started.

#### **Conditions**

When using a 32 MHz crystal with start-up longer than 400 μs.

#### Consequences

Performance of radio and peripheral requiring HFXO will be degraded until the crystal is stable.

#### Workaround

32 MHz crystal oscillator startup time must be verified by the user. If the worst-case startup time is shorter than 400  $\mu$ s, no workaround is required. If the startup time can be longer than 400  $\mu$ s, the software must ensure, using a timer, that the crystal has had enough time to start up before using peripherals that require the HFXO. The Radio requires the HFXO to be stable before use. The ADC, TIMERs, and TEMP sensor for example can use the HFXO as a reference for improved accuracy.

### 3.7 [77] CLOCK: RC oscillator is not calibrated when first started

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

The LFCLK RC oscillator frequency can have a frequency error of up to -25 to +40% after reset. A  $\pm$ -2% error is stated in the Product Specification.

#### **Conditions**

Always.

#### Consequences

The LFCLK RC oscillator frequency is inaccurate.

#### Workaround

Calibrate the LFCLK RC oscillator before its first use after a reset.

### 3.8 [81] GPIO: PIN\_CNF is not retained when in debug interface mode

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.



GPIO pin configuration is reset on wakeup from System OFF.

#### **Conditions**

The system is in debug interface mode.

#### Consequences

GPIO state unreliable until PIN\_CNF is reconfigured.

# 3.9 [83] TWIS: STOPPED event occurs twice if the STOP task is triggered during a transaction

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

STOPPED event is set after clearing it.

#### **Conditions**

The STOP task is triggered during a transaction.

#### Consequences

STOPPED event occurs twice: When the STOP task is fired and when the master issues a stop condition on the bus. This could provoke an extra interrupt or a failure in the TWIS driver.

#### Workaround

The last STOPPED event must be accounted for in software.

# 3.10 [88] WDT: Increased current consumption when configured to pause in System ON idle

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

Using the mode where watchdog is paused in CPU Idle, the current consumption jumps from 3  $\mu A$  to 400  $\mu A.$ 



#### **Conditions**

When we enable WDT with the CONFIG option to pause when CPU sleeps:

```
NRF_WDT->CONFIG = (WDT_CONFIG_SLEEP_Pause<<WDT_CONFIG_SLEEP_Pos);</pre>
```

#### Consequences

Reduced battery life.

#### Workaround

Do not enter System ON IDLE within 125  $\mu$ s after reloading the watchdog.

### 3.11 [136] System: Bits in RESETREAS are set when they should not be

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

After pin reset, RESETREAS bits other than RESETPIN might also be set.

#### **Conditions**

A pin reset has triggered.

#### Consequences

If the firmware evaluates RESETREAS, it might take the wrong action.

#### Workaround

When RESETREAS shows a pin reset (RESETPIN), ignore other reset reason bits.

**Important:** RESETREAS bits must be cleared between resets.

Apply the following code after any reset:

```
if (NRF_POWER->RESETREAS & POWER_RESETREAS_RESETPIN_Msk) {
   NRF_POWER->RESETREAS = ~POWER_RESETREAS_RESETPIN_Msk;
}
```

This workaround is implemented in MDK version 8.13.0 and later.

# 3.12 [155] GPIOTE: IN event may occur more than once on input edge

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

IN event occurs more than once on an input edge.

#### **Conditions**

Input signal edges are closer together than 1.3  $\mu$ s or >= 750 kHz for a periodic signal.

#### Consequences

Tasks connected through PPI or SHORTS to this event might be triggered twice.

#### Workaround

Apply the following code when any GPIOTE channel is configured to generate an IN event on edges that can occur within 1.3  $\mu$ s of each other:

```
*(volatile uint32_t *)(NRF_GPIOTE_BASE + 0x600 + (4 * GPIOTE_CH_USED)) = 1;
```

**Important:** A clock is kept on by the workaround and must be reverted to avoid higher current consumption when GPIOTE is not in use, using the following code:

```
*(volatile uint32_t *)(NRF_GPIOTE_BASE + 0x600 + (4 * GPIOTE_CH_USED)) = 0;
```

### 3.13 [156] GPIOTE: Some CLR tasks give unintentional behavior

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

One of the following:

- Current consumption is high when entering IDLE.
- Latency for detection changes on inputs connected to GPIOTE channels becoming longer that expected.

#### **Conditions**

Using the following tasks:



| Address | GPIOTE task |
|---------|-------------|
| 0x060   | TASK_CLR[0] |
| 0x064   | TASK_CLR[1] |
| 0x068   | TASK_CLR[2] |
| 0x06C   | TASK_CLR[3] |
| 0x070   | TASK_CLR[4] |
| 0x074   | TASK_CLR[5] |
| 0x078   | TASK_CLR[6] |
| 0x07C   | TASK_CLR[7] |

#### Consequences

High current consumption or too long time from external event to internal triggering of PPI event and/or IRQ from GPIOTE.

Using TASK\_CLR[n] for even values of n has the side effect of setting the system in constant latency mode (see POWER->TASKS\_CONSTLAT). Using TASK\_CLR[n] for odd values of n has the side effect of setting the system in low power mode (see POWER->TASKS\_LOWPOWER).

#### Workaround

To set the system back in the mode it was before using the TASK\_CLR[n], triggering of tasks with even n must be followed by triggering any of the TASK\_CLR with odd n and vice versa.

### 3.14 [173] GPIO: Writes to LATCH register take several CPU cycles to take effect

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### Symptoms

A bit in the LATCH register reads '1' even after clearing it by writing '1'.

#### **Conditions**

Reading the LATCH register right after writing to it.

#### Consequences

Old value of the LATCH register is read.

#### Workaround

Have at least 3 CPU cycles of delay between the write and the subsequent read to the LATCH register. This can be achieved by having 3 dummy reads to the LATCH register.



## 3.15 [176] System: Flash erase through CTRL-AP fails due to watchdog time-out

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

Full flash erase through CTRL-AP is not successful.

#### **Conditions**

WDT is enabled.

#### Consequences

Flash is not erased. If the device has a WDT time-out less than 1 ms and is readback-protected through UICR.APPROTECT, there is a risk of permanently preventing the erasing of the flash.

#### Workaround

Try again.

## 3.16 [179] RTC: COMPARE event is generated twice from a single RTC compare match

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

Tasks connected to RTC COMPARE event through PPI are triggered twice per compare match.

#### **Conditions**

RTC registers are being accessed by CPU while RTC is running.

#### Consequences

Tasks connected to RTC COMPARE event through PPI are triggered more often than expected.

#### Workaround

4430 242 v1.0

Do not access the RTC registers, including the COMPARE event register, from CPU while waiting for the RTC COMPARE event. Note that CPU interrupt from this event can still be enabled.



### 3.17 [183] PWM: False SEQEND[0] and SEQEND[1] events

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### Symptoms

False SEQEND[0] and SEQEND[1] events are being generated.

#### **Conditions**

Any of the LOOPSDONE\_SEQSTARTn shortcuts are enabled. LOOP register is non-zero and sequence 1 is one value long.

#### Consequences

SEQEND[0] and SEQEND[1] events might falsely trigger other tasks if these are routed through the PPI.

#### Workaround

Avoid using the LOOPSDONE\_SEQSTARTn shortcuts, when LOOP register is non-zero and sequence 1 is one value long.

# 3.18 [184] NVMC: Erase or write operations from the external debugger fail when CPU is not halted

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### Symptoms

The erase or write operation fails or takes longer time than specified.

#### **Conditions**

NVMC erase or write operation initiated using an external debugger. CPU is not halted.

#### Consequences

The NVMC erase or write operation fails or takes longer time than specified.

#### Workaround

Halt the CPU by writing to DHCSR (Debug Halting Control and Status Register) before starting NVMC erase or write operation from the external debugger. See the ARM infocenter to get the details of the DHCSR register.

Programming tools provided by Nordic Semiconductor comply with this.



### 3.19 [204] RADIO: Switching beween TX and RX causes unwanted emissions

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

Unwanted emissions when switching from TX to RX.

#### **Conditions**

Switching from TX to RX without using DISABLE.

#### Consequences

Unwanted emissions on the channel used for RX.

#### Workaround

Always use DISABLE when switching from TX to RX.

# 3.20 [210] GPIO: Bits in GPIO LATCH register are incorrectly set to 1

This anomaly applies to IC Rev. Rev 2, build codes QFAA-Dx0, QCAA-Dx0, CAAA-Dx0.

It was inherited from the previous IC revision Rev 1 nRF52810.

#### **Symptoms**

The GPIO.LATCH[n] register is unexpectedly set to 1 (Latched).

#### **Conditions**

Set GPIO.PIN\_CNF[n].SENSE at low level (3) at the same time as PIN\_CNF[n].INPUT is set to Connect (0).

#### Consequences

The GPIO.LATCH[n] register is set to 1 (Latched). This could have side effects, depending on how the chip is configured to use this LATCH register.

#### Workaround

Always configure PIN\_CNF[n].INPUT before PIN\_CNF[n].SENSE.



### 4 Fixed anomalies

The anomalies listed in this table are no longer present in the current chip version.

For a detailed description of the fixed anomalies, see the Errata for revision Rev 1 nRF52810.

| ID  | Module | Description                                  |
|-----|--------|----------------------------------------------|
| 150 | SAADC  | EVENT_STARTED does not fire                  |
| 192 | CLOCK  | LFRC frequency offset after calibration      |
| 201 | CLOCK  | EVENTS_HFCLKSTARTED might be generated twice |

Table 2: Fixed anomalies

